Besplatna dostava Overseas kurirskom službom iznad 59.99 €
Overseas 4.99 Pošta 4.99 DPD 5.99 GLS 3.99 GLS paketomat 3.49 Box Now 4.49

Besplatna dostava putem Box Now paketomata i Overseas kurirske službe iznad 59,99 €!

Test Resource Partitioning for System-on-a-Chip

Jezik EngleskiEngleski
Knjiga Tvrdi uvez
Knjiga Test Resource Partitioning for System-on-a-Chip Vikram Iyengar
Libristo kod: 01417773
Nakladnici Springer-Verlag New York Inc., lipanj 2002
Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization... Cijeli opis
? points 304 b
120.80
Vanjske zalihe u manjem broju Šaljemo za 13-16 dana

30 dana za povrat kupljenih proizvoda


Moglo bi vas zanimati i


Professor and the Madman Simon Winchester / Meki uvez
common.buy 21.53
Inter-Municipal Cooperation in Europe Rudie Hulst / Tvrdi uvez
common.buy 120.80
Maid-sama. Bd.8 Hiro Fujiwara / Meki uvez
common.buy 6.63
Katy Perry Molly Aloian / Meki uvez
common.buy 11.06
Profesor Con Recursos / Meki uvez
common.buy 29.39
Moral und Sanktion Eva Buddeberg / Meki uvez
common.buy 47.71
Kleine Geschichten aus Curacao Ulrike Verheugen / Meki uvez
common.buy 20.53
Materiales Verfassungsverständnis Norbert Wimmer / Meki uvez
common.buy 30.39

Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization techniques for plug-and-play system-on-a-chip (SOC) test automation. Plug-and-play refers to the paradigm in which core-to-core interfaces as well as core-to-SOC logic interfaces are standardized, such that cores can be easily plugged into "virtual sockets" on the SOC design, and core tests can be plugged into the SOC during test without substantial effort on the part of the system integrator. The goal of the book is to position test resource partitioning in the context of SOC test automation, as well as to generate interest and motivate research on this important topic.§SOC integrated circuits composed of embedded cores are now commonplace. Nevertheless, There remain several roadblocks to rapid and efficient system integration. Test development is seen as a major bottleneck in SOC design, and test challenges are a major contributor to the widening gap between design capability and manufacturing capacity. Testing SOCs is especially challenging in the absence of standardized test structures, test automation tools, and test protocols.§Test Resource Partitioning for System-on-a-Chip responds to a pressing need for a structured methodology for SOC test automation. It presents new techniques for the partitioning and optimization of the three major SOC test resources: test hardware, testing time and test data volume.§Test Resource Partitioning for System-on-a-Chip paves the way for a powerful integrated framework to automate the test flow for a large number of cores in an SOC in a plug-and-play fashion. The framework presented allows the system integrator to reduce test cost and meet short time-to-market requirements.

Poklonite ovu knjigu još danas
To je jednostavno
1 Dodajte knjigu u košaricu i odaberite isporuku kao poklon 2 Zauzvrat ćemo vam poslati kupon 3 Knjiga dolazi na adresu poklonoprimca

Prijava

Prijavite se na svoj račun. Još nemate Libristo račun? Otvorite ga odmah!

 
obvezno
obvezno

Nemate račun? Ostvarite pogodnosti uz Libristo račun!

Sve ćete imati pod kontrolom uz Libristo račun.

Otvoriti Libristo račun