Besplatna dostava Overseas kurirskom službom iznad 59.99 €
Overseas 4.99 Pošta 4.99 DPD 5.99 GLS 3.99 GLS paketomat 3.49 Box Now 4.49

Besplatna dostava putem Box Now paketomata i Overseas kurirske službe iznad 59,99 €!

Modeling of Electrical Overstress in Integrated Circuits

Jezik EngleskiEngleski
Knjiga Meki uvez
Knjiga Modeling of Electrical Overstress in Integrated Circuits Carlos H. Diaz
Libristo kod: 02186949
Nakladnici Springer, Berlin, rujan 2012
Electrical overstress (EOS) and Electrostatic discharge (ESD) pose one of the most dominant threats... Cijeli opis
? points 467 b
185.76
Vanjske zalihe u manjem broju Šaljemo za 13-16 dana

30 dana za povrat kupljenih proizvoda


Moglo bi vas zanimati i


Memoires of Japan 1946 Bernard T Smith / Meki uvez
common.buy 14.58
Logic with a Probability Semantics Theodore Hailperin / Tvrdi uvez
common.buy 103.85
Modern Winemaking Philip Jackisch / Tvrdi uvez
common.buy 71.24
Memoirs of a Woman Charesse Roberts / Meki uvez
common.buy 16.70

Electrical overstress (EOS) and Electrostatic discharge (ESD) pose one of the most dominant threats to integrated circuits (ICs). These reliability concerns are becoming more serious with the downward scaling of device feature sizes. Modeling of Electrical Overstress in Integrated Circuits presents a comprehensive analysis of EOS/ESD-related failures in I/O protection devices in integrated circuits. §The design of I/O protection circuits has been done in a hit-or-miss way due to the lack of systematic analysis tools and concrete design guidelines. In general, the development of on-chip protection structures is a lengthy expensive iterative process that involves tester design, fabrication, testing and redesign. When the technology is changed, the same process has to be repeated almost entirely. This can be attributed to the lack of efficient CAD tools capable of simulating the device behavior up to the onset of failure which is a 3-D electrothermal problem. For these reasons, it is important to develop and use an adequate measure of the EOS robustness of integrated circuits in order to address the on-chip EOS protection issue. Fundamental understanding of the physical phenomena leading to device failures under ESD/EOS events is needed for the development of device models and CAD tools that can efficiently describe the device behavior up to the onset of thermal failure. §Modeling of Electrical Overstress in Integrated Circuits is for VLSI designers and reliability engineers, particularly those who are working on the development of EOS/ESD analysis tools. CAD engineers working on development of circuit level and device level electrothermal simulators will also benefit from the material covered. This book will also be of interest to researchers and first and second year graduate students working in semiconductor devices and IC reliability fields. §

Informacije o knjizi

Puni naziv Modeling of Electrical Overstress in Integrated Circuits
Jezik Engleski
Uvez Knjiga - Meki uvez
Datum izdanja 2012
Broj stranica 148
EAN 9781461362050
ISBN 1461362059
Libristo kod 02186949
Nakladnici Springer, Berlin
Težina 284
Dimenzije 155 x 235 x 10
Poklonite ovu knjigu još danas
To je jednostavno
1 Dodajte knjigu u košaricu i odaberite isporuku kao poklon 2 Zauzvrat ćemo vam poslati kupon 3 Knjiga dolazi na adresu poklonoprimca

Prijava

Prijavite se na svoj račun. Još nemate Libristo račun? Otvorite ga odmah!

 
obvezno
obvezno

Nemate račun? Ostvarite pogodnosti uz Libristo račun!

Sve ćete imati pod kontrolom uz Libristo račun.

Otvoriti Libristo račun