Besplatna dostava Overseas kurirskom službom iznad 59.99 €
Overseas 4.99 Pošta 4.99 DPD 5.99 GLS 3.99 GLS paketomat 3.49 Box Now 4.49

Besplatna dostava putem Box Now paketomata i Overseas kurirske službe iznad 59,99 €!

Higher-Level Hardware Synthesis

Jezik EngleskiEngleski
Knjiga Meki uvez
Knjiga Higher-Level Hardware Synthesis R. Sharp
Libristo kod: 02710641
In the mid 1960s, when a single chip contained an average of 50 transistors, Gordon Moore observed t... Cijeli opis
? points 154 b
61.56
Vanjske zalihe u manjem broju Šaljemo za 13-16 dana

30 dana za povrat kupljenih proizvoda


Moglo bi vas zanimati i


From Akhenaten to Moses Jan Assmann / Meki uvez
common.buy 22.33
Technológia zmeny rozmerov Karol Vasilko / Meki uvez
common.buy 10.71
Subversive Literatur Martin Mulsow / Tvrdi uvez
common.buy 35.58
Neformal'noe vvedenie v DBSN Anatolij Glazov / Meki uvez
common.buy 53.17
Amalgunde, Koenigin von Italien Benedikte Naubert / Meki uvez
common.buy 60.45
Fuhrungskraft als Coach Lars Ebert / Meki uvez
common.buy 36.49
Justice and Fairness in the City Simin Davoudi / Meki uvez
common.buy 45.99

In the mid 1960s, when a single chip contained an average of 50 transistors, Gordon Moore observed that integrated circuits were doubling in complexity every year. In an in?uential article published by Electronics Magazine in 1965, Moore predicted that this trend would continue for the next 10 years. Despite being criticized for its unrealistic optimism, Moore s prediction has remained valid for far longer than even he imagined: today, chips built using state-- the-art techniques typically contain several million transistors. The advances in fabrication technology that have supported Moore s law for four decades have fuelled the computer revolution. However,this exponential increase in transistor density poses new design challenges to engineers and computer scientists alike. New techniques for managing complexity must be developed if circuits are to take full advantage of the vast numbers of transistors available. In this monograph we investigate both (i) the design of high-level languages for hardware description, and (ii) techniques involved in translating these hi- level languages to silicon. We propose SAFL, a ?rst-order functional language designedspeci?callyforbehavioralhardwaredescription,anddescribetheimp- mentation of its associated silicon compiler. We show that the high-level pr- erties of SAFL allow one to exploit program analyses and optimizations that are not employed in existing synthesis systems. Furthermore, since SAFL fully abstracts the low-leveldetails of the implementation technology, we show how it can be compiled to a range of di?erent design styles including fully synchronous design and globally asynchronous locally synchronous (GALS) circuits.

Poklonite ovu knjigu još danas
To je jednostavno
1 Dodajte knjigu u košaricu i odaberite isporuku kao poklon 2 Zauzvrat ćemo vam poslati kupon 3 Knjiga dolazi na adresu poklonoprimca

Prijava

Prijavite se na svoj račun. Još nemate Libristo račun? Otvorite ga odmah!

 
obvezno
obvezno

Nemate račun? Ostvarite pogodnosti uz Libristo račun!

Sve ćete imati pod kontrolom uz Libristo račun.

Otvoriti Libristo račun